| REVISIONS |                                                                                                                                                                                                                              |                 |                   |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|--|--|--|--|--|
| LTR       | DESCRIPTION                                                                                                                                                                                                                  | DATE (YR-MO-DA) | APPROVED          |  |  |  |  |  |
| Α         | Changes in accordance with NOR 5962-R124-98-thl.                                                                                                                                                                             | 98-06-12        | Raymond L. Monnin |  |  |  |  |  |
| В         | Update boilerplate to MIL-PRF-38535 requirements. Editorial changes throughout. – jak                                                                                                                                        | 04-05-07        | Thomas M. Hess    |  |  |  |  |  |
| С         | Update radiation features in section 1.5 and add SEP table IB. Update boilerplate paragraphs and radiation paragraphs 4.4.4.1 – 4.4.4.2 to the current MIL-PRF-38535 requirements. Delete class M requirement throughout LTG | 14-07-28        | Thomas M. Hess    |  |  |  |  |  |
| D         | Vendor CAGE 34371 Name changed to Renesas Electronics America. Update boilerplate paragraphs to current requirements as specified in MIL-PRF-38535.  - TTM                                                                   | 21-02-24        | Muhammad A. Akbar |  |  |  |  |  |



| REV                                                        |                                       |     |       |                                   |             |                 |         |                                                                 |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
|------------------------------------------------------------|---------------------------------------|-----|-------|-----------------------------------|-------------|-----------------|---------|-----------------------------------------------------------------|----|-----------------------------------------------------------------------------------------------------------------|---------------------------------------|-------|---|------|---|------|------|----|----|----|
| SHEET                                                      |                                       |     |       |                                   |             |                 |         |                                                                 |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
| REV                                                        | D                                     | D   | D     | D                                 | D           |                 |         |                                                                 |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
| SHEET                                                      | 15                                    | 16  | 17    | 18                                | 19          |                 |         |                                                                 |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
| REV STATUS                                                 |                                       |     |       | RE\                               | /           |                 | D       | D                                                               | D  | D                                                                                                               | D                                     | D     | D | D    | D | D    | D    | D  | D  | D  |
| OF SHEETS                                                  |                                       |     |       | SHE                               | ET          |                 | 1       | 2                                                               | 3  | 4                                                                                                               | 5                                     | 6     | 7 | 8    | 9 | 10   | 11   | 12 | 13 | 14 |
| PMIC N/A                                                   | Thanh V. Nguyen DLA LAND AND MARITIME |     |       |                                   |             |                 |         |                                                                 |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
| STAM<br>MICRO                                              |                                       |     |       | CHE                               | CKED<br>Tł  | BY<br>nanh V    | . Nguye | en                                                              |    | COLUMBUS, OHIO 43218-3990 <a href="https://www.dla.mil/LandandMaritime">https://www.dla.mil/LandandMaritime</a> |                                       |       |   |      |   |      |      |    |    |    |
| DRA                                                        | WIN                                   | G   |       | APP                               | ROVEI<br>Mo | DBY<br>onica L. | Poelk   | MICROCIRCUIT, DIGITAL, RADIATION HARDENED, HIGH SPEED CMOS, HEX |    |                                                                                                                 | · · · · · · · · · · · · · · · · · · · |       |   |      |   |      |      |    |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |                                       |     |       | DRAWING APPROVAL DATE<br>95-10-31 |             |                 |         | INVERTER WITH OPEN DRAIN, MONOLITHIC SILICON                    |    |                                                                                                                 |                                       |       |   |      |   |      |      |    |    |    |
| AND AGENCIES OF THE DEPARTMENT OF DEFENSE                  |                                       | REV | ISION | LEVEL                             |             |                 |         | SI                                                              | ZE | CA                                                                                                              | GE CO                                 | DE    |   |      |   |      |      |    |    |    |
| A B 46                                                     |                                       |     |       |                                   |             | )               |         |                                                                 | A  | 4                                                                                                               | (                                     | 67268 | 3 |      | 5 | 962- | 9580 | )1 |    |    |
| AMSC N/A                                                   |                                       |     |       |                                   | _           | -               |         |                                                                 |    | ,                                                                                                               | SHEET                                 |       | 1 | OF 1 | 9 |      |      |    |    |    |

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| <u>Device type</u> | <u>Generic number</u> | <u>Circuit function</u>             |  |  |  |  |
|--------------------|-----------------------|-------------------------------------|--|--|--|--|
| 01                 | HCS05                 | Radiation hardened, SOS, high speed |  |  |  |  |
|                    |                       | CMOS, hex inverter with open drain  |  |  |  |  |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

QorV

Certification and qualification to MIL-PRF-38535

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| <u>Outline letter</u> | <u>Descriptive designator</u> | <u>Terminals</u> | Package style |
|-----------------------|-------------------------------|------------------|---------------|
| С                     | CDIP2-T14                     | 14               | Dual-in-line  |
| Χ                     | CDFP3-F14                     | 14               | Flat pack     |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95801 |  |
|----------------------------------------------------|------------------|---------------------|------------|--|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 2    |  |

### 1.3 Absolute maximum ratings. 1/2/3/

|                                                                                                 | 0.537.1.4                              |
|-------------------------------------------------------------------------------------------------|----------------------------------------|
| Supply voltage range (V <sub>CC</sub> )                                                         |                                        |
| DC input voltage range (V <sub>IN</sub> )                                                       | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc |
| DC output voltage range (V <sub>OUT</sub> )                                                     | 0.5 V dc to V <sub>CC</sub> + 0.5 V dc |
| DC input current, any one input (I <sub>IN</sub> )                                              | ±10 mA                                 |
| DC output current, any one output (IOUT)                                                        | ±25 mA                                 |
| Storage temperature range (T <sub>STG</sub> )                                                   | 65°C to +150°C                         |
| Lead temperature (soldering, 10 seconds)                                                        | +265°C                                 |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ):                                         |                                        |
| Case outline C                                                                                  | 24°C/W                                 |
| Case outline X                                                                                  | 30°C/W                                 |
| Thermal resistance, junction-to-ambient ( $\theta_{JA}$ ):                                      |                                        |
| Case outline C                                                                                  | 74°C/W                                 |
| Case outline X                                                                                  | 116°C/W                                |
| Junction temperature (T <sub>J</sub> )                                                          | +175°C                                 |
| Maximum package power dissipation at $T_A = +125^{\circ}C$ (P <sub>D</sub> ): $\underline{4}$ / |                                        |
| Case outline C                                                                                  | 0.68 W                                 |
| Case outline X                                                                                  | 0.43 W                                 |
|                                                                                                 |                                        |
| 1.4 Recommended operating conditions. 2/3/                                                      |                                        |
| Supply voltage range (V <sub>CC</sub> )                                                         | +1.5 V do to +5.5 V do                 |
|                                                                                                 |                                        |
| Input voltage range (V <sub>IN</sub> )                                                          |                                        |
| Output voltage range (V <sub>OUT</sub> )                                                        |                                        |
| Maximum low level input voltage (V <sub>IL</sub> )                                              |                                        |
| Minimum high level input voltage ( $V_H$ )                                                      |                                        |
| Case operating temperature range (T <sub>C</sub> )                                              |                                        |
| Maximum input rise and fall time at $V_{CC} = 4.5 \text{ V} (t_r, t_f)$                         | 500 ns                                 |
| 4.5. Dadiation factures 5/                                                                      |                                        |
| 1.5 Radiation features. 5/                                                                      |                                        |

Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C unless otherwise noted.

If device power exceeds package dissipation capability, provide heat sinking or derate linearly (the derating is based on  $\theta_{JA}$ ) at the following rate:

No SEL occurs at effective LET (see 4.4.4.4).....≤100 MeV/(mg/cm²) No SEU occurs at effective LET (see 4.4.4.4) ...... ≤ 100 MeV/(mg/cm²)

Guaranteed by design or process but not tested.

Single event phenomenon (SEP):

Limits obtained during technology characterization/qualification, guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract.

Devices use Silicon on Sapphire (SOS) technology and latch-up is physically not possible.

| STANDARD             |  |  |  |  |  |  |  |
|----------------------|--|--|--|--|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |  |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-95801 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 3    |

Unless otherwise noted, all voltages are referenced to GND.

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at https://quicksearch.dla.mil/.)

2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents cited in the solicitation or contract.

### ASTM INTERNATIONAL (ASTM)

ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices.

(Copies of these documents are available online at https://www.astm.org/.)

(Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.)

2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
  - 3.1.1 <u>Microcircuit die</u>. For the requirements for microcircuit die, see appendix A to this document.
- 3.2 <u>Design. construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4.
- 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95801 |  |
|----------------------------------------------------|------------------|---------------------|------------|--|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 4    |  |

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 5          |

### TABLE IA. <u>Electrical performance characteristics</u>.

| Test                         | Symbol           | -55°C ≤ T <sub>C</sub> ≤ +125°C                                                                                 |                                  |     | Vcc   | Group A subgroups | Limi | ts <u>2</u> / | Unit |
|------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-------|-------------------|------|---------------|------|
|                              |                  | unless otherw                                                                                                   | ise specified                    |     |       |                   | Min  | Max           |      |
| Supply current               | Vol              | For all inputs affecti<br>under test, $V_{IN} = 3$ .<br>For all other inputs,<br>$I_{OL} = +50 \mu A$           | 15 V or 1.35 V                   | All | 4.5 V | 1, 2, 3           |      | 0.1           | V    |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | 0.1           |      |
|                              |                  | For all inputs affecti<br>under test, V <sub>IN</sub> = 3.<br>For all other inputs,<br>I <sub>OL</sub> = +50 μA | 85 V or 1.65 V                   | All | 5.5 V | 1, 2, 3           |      | 0.1           | V    |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | 0.1           |      |
| Input current high           | l <sub>IH</sub>  | For input under test                                                                                            |                                  | All | 5.5 V | 1                 |      | +0.5          | μА   |
|                              |                  | For all other inputs,                                                                                           | $V_{IN} = V_{CC} \text{ or GND}$ |     |       | 2, 3              |      | +5.0          |      |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | +5.0          |      |
| Inputcurrentlow              | I₁∟              | For input under test                                                                                            | •                                | All | 5.5 V | 1                 |      | -0.5          | μΑ   |
|                              |                  | For all other inputs,                                                                                           | $V_{IN} = V_{CC} \text{ or GND}$ |     |       | 2, 3              |      | -5.0          |      |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | -5.0          |      |
| Output current low           | I <sub>OL</sub>  | For all inputs affecti                                                                                          |                                  | All | 4.5 V | 1                 | 4.8  |               | mΑ   |
| (Sink)                       | <u>4</u> /       | under test, $V_{IN} = 4$ .<br>For all other inputs,                                                             |                                  |     |       | 2, 3              | 4.0  |               |      |
|                              |                  | V <sub>OUT</sub> = 0.4 V                                                                                        | M, D, P, L, R <u>3</u> /         | All |       | 1                 | 4.0  |               |      |
| Three-state output           | lozh             | For all inputs, V <sub>IN</sub> = V <sub>OUT</sub> = 5.5 V                                                      | V <sub>CC</sub> or GND           | All | 5.5 V | 1                 |      | +1.0          | μΑ   |
| leakage current              |                  | VOUT = 5.5 V                                                                                                    |                                  |     |       | 2, 3              |      | +50.0         |      |
|                              | <u> </u>         |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | +50.0         |      |
| Quiescent supply<br>current  | Icc              | $V_{IN} = V_{CC}$ or GND                                                                                        |                                  | All | 5.5 V | 1                 |      | 10.0          | μА   |
| Current                      |                  |                                                                                                                 |                                  |     |       | 2, 3              |      | 200.0         |      |
|                              | -                |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 1                 |      | 200.0         |      |
| Input capacitance            | C <sub>IN</sub>  | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0.0 \text{ f} = 1 \text{ MHz}$                                                | 0 V                              | All | 5.0 V | 4                 |      | 10            | pF   |
| Power dissipation            | C <sub>PD</sub>  | See 4.4.1c                                                                                                      |                                  |     |       | 4                 |      | 15            |      |
| capacitance                  | <u>5</u> /       |                                                                                                                 |                                  |     |       | 5, 6              |      | 23            |      |
| Functional test              | <u>6</u> /       | V <sub>IH</sub> = 3.15 V, V <sub>IL</sub> = 1<br>See 4.4.1b                                                     | .35 V                            | All | 4.5 V | 7, 8              | L    | Н             |      |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 7                 | L    | Н             |      |
| Propagation delay            | t <sub>PLZ</sub> | C <sub>L</sub> = 50 pF                                                                                          |                                  | All | 4.5 V | 9                 | 2.0  | 18.0          | ns   |
| time, An to $\overline{Y}$ n | <u>7</u> /       | $R_L = 500\Omega$<br>See figure 4                                                                               |                                  |     |       | 10, 11            | 2.0  | 20.0          |      |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       | 9                 | 2.0  | 20.0          |      |
|                              | t <sub>PZL</sub> | C <sub>L</sub> = 50 pF                                                                                          |                                  | All | 4.5 V | 9                 | 2.0  | 18.0          | ns   |
|                              | <u>7</u> /       | $R_L = 500\Omega$<br>See figure 4                                                                               |                                  |     |       | 10, 11            | 2.0  | 20.0          |      |
|                              |                  |                                                                                                                 | M, D, P, L, R <u>3</u> /         | All |       |                   | 2.0  | 20.0          |      |
| Output transition            | t <sub>THL</sub> | C <sub>L</sub> = 50 pF                                                                                          |                                  | All | 4.5 V | 9                 |      | 15.0          | ns   |
| time                         | <u>8</u> /       | $R_L = 500\Omega$<br>See figure 4                                                                               |                                  |     |       | 10, 11            |      | 22.0          |      |

See footnotes on next sheet.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95801 |  |
|----------------------------------------------------|------------------|---------------------|------------|--|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 6    |  |

### TABLE IA. <u>Electrical performance characteristics</u> – Continued.

- Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for the I<sub>CC</sub> test, the output terminals shall be open. When performing the I<sub>CC</sub> test, the current meter shall be placed in the circuit such that all current flows through the meter.
- 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 3/ Devices supplied to this drawing meet all levels M, D, P, L, and R of irradiation. However, these devices are only tested at the "R" level. Pre and post irradiation values are identical unless otherwise specified in table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.
- 4/ Force/measure functions may be interchanged.
- 5/ Power dissipation capacitance (C<sub>PD</sub>) determines both the power consumption (P<sub>D</sub>) and current consumption (Is). Where  $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC}) f + (I_{CC} \times V_{CC})$   $I_S = (C_{PD} + C_L) V_{CC} f + I_{CC}$

f is the frequency of the input signal.

- 6/ The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For V<sub>OUT</sub> measurements, L ≤ 0.5 V and H ≥ 4.0 V.
- Z/ AC limits at V<sub>CC</sub> = 5.5 V are equal to the limits at V<sub>CC</sub> = 4.5 V. For propagation delay tests, all paths must be tested.
- 8/ This parameter is guaranteed but not tested. This parameter is characterized upon initial design or process changes which affect this characteristic.

### TABLE IB. SEP test limits. 1/ 2/ 3/

| Device<br>type | V <sub>DD</sub> = 4.5 V<br>No SEU occurs at<br>effective LET | Bias V <sub>DD</sub> = 5.5 V for SEL test <u>3/</u> No SEL occurs at effective LET |
|----------------|--------------------------------------------------------------|------------------------------------------------------------------------------------|
| 01             | LET ≤ 100 MeV/(mg/cm²)                                       | LET ≤ 100 MeV/(mg/cm²)                                                             |

- 1/ For SEP test conditions, see 4.4.4.4 herein.
- Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity.
- 3/ Tested for worst case operating temperature,  $T_A = +25^{\circ}C \pm 10^{\circ}C$  for SEU and for latch up  $T_A = +125^{\circ}C \pm 10^{\circ}C$ .

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95801 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 7    |

| Device types                    | All                                                                   |  |
|---------------------------------|-----------------------------------------------------------------------|--|
| Case outlines                   | C and X                                                               |  |
| Terminal number                 | Terminal symbol                                                       |  |
| 1<br>2<br>3<br>4<br>5<br>6<br>7 | A1<br>\bar{Y}1<br>A2<br>\bar{Y}2<br>A3<br>\bar{Y}3<br>GND<br>\bar{Y}4 |  |
| 9                               | A4                                                                    |  |
| 10<br>11                        | ₹5<br>A5                                                              |  |
| 12<br>13                        | <u>7</u> 6<br>A6                                                      |  |
| 14                              | Vcc                                                                   |  |

FIGURE 1. Terminal connections.

| Inputs | Ouputs                    |  |
|--------|---------------------------|--|
| An     | ₹n                        |  |
| L      | Z <u>1</u> / H <u>2</u> / |  |
| Н      | L                         |  |

1/ No pullup resistor.

2/ With pullup resistor.

H = High voltage level L = Low voltage level

Z = High impedance

FIGURE 2. Truth table.



FIGURE 3. Logic diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 8          |





### NOTES:

- 1.  $C_L = 50$  pF minimum or equivalent (includes test jig and probe capacitance).
- 2.  $R_L = 500\Omega$  or equivalent.
- 3. Input signal from pulse generator:  $V_{IN}$  = 0.0 V to  $V_{CC}$ ; PRR  $\leq$  10 MHz;  $t_r \leq$  3.0 ns;  $t_f \leq$  3.0 ns;  $t_r$  and  $t_f$  shall be measured from 10%  $V_{CC}$  to 90%  $V_{CC}$  and from 90%  $V_{CC}$  to 10%  $V_{CC}$ , respectively.

FIGURE 4. Switching waveforms and test circuit.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 9          |

### 4. VERIFICATION

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein.
  - 4.4.1 Group Ainspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
    - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>PD</sub>, tests shall be sufficient to validate the limits defined in table IA herein.
  - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at  $T_A = +25$ °C  $\pm 5$ °C, after exposure, to the subgroups specified in table IIA herein.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br><b>A</b> |                     | 5962-95801 |
|----------------------------------------------------|------------------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |                  | REVISION LEVEL<br>D | SHEET 10   |

### TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                           |  |
|---------------------------------------------------|---------------------------------------------------------------|-------------------------------------------|--|
|                                                   | Device class Q                                                | Device class V                            |  |
| Interim electrical parameters (see 4.2)           | 1, 7, 9                                                       | 1, 7, 9                                   |  |
| Final electrical parameters (see 4.2)             | 1, 2, 3, 7, 8, 9, 10, 11<br><u>1</u> /                        | 1, 2, 3, 7, 8, 9, 10, 11<br>2/ <u>3</u> / |  |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 5, 6, 7, 8, 9, 10,<br>11                          | 1, 2, 3, 4, 5, 6, 7, 8, 9, 10,<br>11      |  |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7, 8, 9, 10, 11                                      | 1, 2, 3, 7, 8, 9, 10, 11 <u>3</u> /       |  |
| Group D end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                                   |  |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                       | 1, 7, 9                                   |  |

- 1/ PDA applies to subgroups 1 and 7.
- 2/ PDA applies to subgroups 1, 7, 9, and deltas.
- 3/ Delta limits, as specified in table IIB, shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters (see table I).

TABLE IIB. Burn-in and operating life test, delta parameters (+25°C).

| Parameters <u>1</u> / | Delta limits |
|-----------------------|--------------|
| Icc                   | +3.0 μΑ      |
| loL                   | -15%         |
| Іоzн                  | ±200 nA      |

- 1/ These parameters shall be recorded before and after the required burn-in and life test to determine delta limits.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein.
- 4.4.4.1.1 <u>Accelerated annealing testing.</u> Accelerated annealing testing shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at 25°C  $\pm$ 5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 11         |

- 4.4.4.2 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows:
  - a. The ion beam angle of incidence shall be between normal to the die surface and  $60^{\circ}$  to the normal, inclusive (i.e.  $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed.
  - b. The fluence shall be  $\ge 100$  errors or  $\ge 10^7$  ions/cm<sup>2</sup>.
  - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
  - d. The particle range shall be ≥ 20 micron in silicon.
  - e. The test temperature shall be  $+25^{\circ}$ C for the upset measurements and the maximum rated operating temperature  $\pm 10^{\circ}$ C for the latch-up measurements.
  - f. Bias conditions shall be defined by the manufacturer for the latch-up measurements.
  - g. For SEP test limits, see table IB herein.
  - 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - 5. PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0591.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MII-PRF-38535 and MII-HDBK-1331.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 12         |

- 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed in MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing.
- 6.7 <u>Additional information.</u> When specified in the purchase order or contract, a copy of the following additional data shall be supplied.
  - a. RHA test conditions (SEP).
  - b. Number of upsets (SEU).
  - c Number of transients (SET).
  - d. Occurrence of latch-up (SEL).

| STANDARD             |
|----------------------|
| MICROCIRCUIT DRAWING |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-95801 |
|------------------|---------------------|------------|
|                  | REVISION LEVEL<br>D | SHEET 13   |

### A.1 SCOPE

- A.1.1 <u>Scope</u>. This appendix establishes minimum requirements for microcircuit die to be supplied under the Qualified Manufacturers List (QML) Program. QML microcircuit die meeting the requirements of MIL-PRF-38535 and the manufacturers approved QM plan for use in monolithic microcircuits, multi-chip modules (MCMs), hybrids, electronic modules, or devices using chip and wire designs in accordance with MIL-PRF-38534 are specified herein. Two product assurance classes consisting of military high reliability (device class Q) and space application (device class V) are reflected in the Part or Identification Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - A.1.2 PIN. The PIN is as shown in the following example:



- A.1.2.1 RHA designator. Device classes Q and V RHA identified die meet the MIL-PRF-38535 specified RHA levels. A dash (-) indicates a non-RHA die.
  - A.1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| <u>Device type</u> | <u>Generic number</u> | <u>Circuit function</u>                                                |
|--------------------|-----------------------|------------------------------------------------------------------------|
| 01                 | HCS05                 | Radiation hardened, SOS, high speed CMOS, hex inverter with open drain |

A.1.2.3 <u>Device class designator</u>. Device class Q designator will not be included in the PIN and will not be marked on the device since the device class designator has been added after the original issuance of this drawing.

<u>Device class</u> <u>Device requirements documentation</u>

Q or V Certification and qualification to the die requirements of MIL-PRF-38535

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 14         |

A.1.2.4 <u>Die details</u>. The die details designation is a unique letter which designates the die's physical dimensions, bonding pad location(s) and related electrical function(s), interface materials, and other assembly related information, for each product and variant supplied to this appendix.

A.1.2.4.1 Die physical dimensions.

<u>Die type</u> <u>Figure number</u>

01 A-1

A.1.2.4.2 <u>Die bonding pad locations and electrical functions</u>.

<u>Die type</u> <u>Figure number</u>

01 A-1

A.1.2.4.3 Interface materials.

<u>Die type</u> <u>Figure number</u>

01 A-1

A.1.2.4.4 Assembly related information.

<u>Die type</u> <u>Figure number</u>

01 A-1

- A.1.3 Absolute maximum ratings. See paragraph 1.3 herein for details.
- A.1.4 Recommended operating conditions. See paragraph 1.4 herein for details.

| STANDARD             |  |  |  |
|----------------------|--|--|--|
| MICROCIRCUIT DRAWING |  |  |  |
|                      |  |  |  |

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

| SIZE<br><b>A</b> |                     | 5962-95801  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>D | SHEET<br>15 |

### A.2. APPLICABLE DOCUMENTS

A.2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standard, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

### DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

### DEPARTMENT OF DEFENSE STANDARD

MIL-STD-883 - Test Method Standard Microcircuits.

### DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings.
MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <a href="https://quicksearch.dla.mil/">https://quicksearch.dla.mil/</a>.)</a>

A.2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

### A.3 REQUIREMENTS

- A.3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
- A.3.2 <u>Design, construction and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein and the manufacturer's QM plan for device classes Q and V.
  - A.3.2.1 <u>Die physical dimensions</u>. The die physical dimensions shall be as specified in A.1.2.4.1 and on figure A-1.
- A.3.2.2 <u>Die bonding pad locations and electrical functions</u>. The die bonding pad locations and electrical functions shall be as specified in A.1.2.4.2 and on figure A-1.
  - A.3.2.3 Interface materials. The interface materials for the die shall be as specified in A.1.2.4.3 and on figure A-1.
  - A.3.2.4 Assembly related information. The assembly related information shall be as specified in A.1.2.4.4 and on figure A-1.
  - A.3.2.5 <u>Truth table</u>. The truth table shall be as defined in paragraph 3.2.3 herein.
  - A.3.2.6 Radiation exposure circuit. The radiation exposure circuit shall be as defined in paragraph 3.2.6 herein.
- A.3.3 <u>Electrical performance characteristics and post-irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post-irradiation parameter limits are as specified in table IA of the body of this document.
- A.3.4 <u>Electrical test requirements</u>. The wafer probe test requirements shall include functional and parametric testing sufficient to make the packaged die capable of meeting the electrical performance requirements in table IA.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 16         |

- A.3.5 <u>Marking</u>. As a minimum, each unique lot of die, loaded in single or multiple stack of carriers, for shipment to a customer, shall be identified with the wafer lot number, the certification mark, the manufacturer's identification and the PIN listed in A.1.2 herein. The certification mark shall be a "QML" or "Q" as required by MIL-PRF-38535.
- A.3.6 <u>Certification of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see A.6.4 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this appendix shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and the requirements herein.
- A.3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuit die delivered to this drawing.

#### A.4 VERIFICATION

- A.4.1 <u>Sampling and inspection</u>. For device classes Q and V, die sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modifications in the QM plan shall not affect the form, fit, or function as described herein.
- A.4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and as defined in the manufacturer's QM plan. As a minimum, it shall consist of:
  - a. Wafer lot acceptance for class V product using the criteria defined in MIL-STD-883, method 5007.
  - b. 100% wafer probe (see paragraph A.3.4 herein).
  - c. 100% internal visual inspection to the applicable class Q or V criteria defined in MIL-STD-883, method 2010 or the alternate procedures allowed in MIL-STD-883, method 5004.

### A.4.3 Conformance inspection.

A.4.3.1 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be identified as radiation assured (see A.3.5 herein). RHA levels for device classes Q and V shall be as specified in MIL-PRF-38535. End point electrical testing of packaged die shall be as specified in table IIA herein. Group E tests and conditions are as specified in paragraphs 4.4.4 herein.

### A.5 DIE CARRIER

A.5.1 <u>Die carrier requirements</u>. The requirements for the die carrier shall be accordance with the manufacturer's QM plan or as specified in the purchase order by the acquiring activity. The die carrier shall provide adequate physical, mechanical and electrostatic protection.

### A.6 NOTES

- A.6.1 <u>Intended use</u>. Microcircuit die conforming to this drawing are intended for use in microcircuits built in accordance with MIL-PRF-38535 or MIL-PRF-38534 for government microcircuit applications (original equipment), design applications, and logistics purposes.
- A.6.2 <u>Comments</u>. Comments on this appendix should be directed to DLA Land and Maritime-VA, P.O. Box 3990, Columbus, Ohio 43218-3990 or telephone (614) 692-0591.
- A.6.3 <u>Abbreviations, symbols and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
- A.6.4 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in MIL-HDBK-103 and QML-38535. The vendors listed within MIL-HDBK-103 and QML-38535 have submitted a certificate of compliance (see A.3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 17         |

# APPENDIX A APPENDIX A FORMS A PART OF SMD 5962-95801



NOTE: Pad numbers reflect terminal numbers when placed in case outlines C, X (see figure 1).

FIGURE A-1 Die bonding pad locations and electrical functions.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 18         |

Die physical dimensions.

Die size: 2200 x 2240  $\mu$ m Die thickness: 21  $\pm$ 2  $\mu$ m

Interface materials.

Top metallization: SiAl 11.0 kÅ  $\pm$  1.0 kÅ

Backside metallization: None

Glassivation.

Type: SiO<sub>2</sub>

Thickness: 13.0 kÅ  $\pm$  2.6 kÅ

Substrate: Silicon on sapphire (SOS)

Assembly related information.

Substrate potential: Insulator

Special assembly instructions: Bond pad #14 (Vcc) first

FIGURE A-1 Die bonding pad locations and electrical functions – Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-95801 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | D              | 19         |

### STANDARD MICROCIRCUIT DRAWING BULLETIN

21-02-24

Approved sources of supply for SMD 5962-95801 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mil/programs/smcr/">https://landandmaritimeapps.dla.mil/programs/smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962R9580101VCC                                    | <u>3</u> /               | HCS05DMSR                           |
| 5962R9580101VXC                                    | 34371                    | HCS05KMSR                           |
| 5962R9580101V9A                                    | <u>3</u> /               | HCS05HMSR                           |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

Vendor CAGE <u>number</u> Vendor name and address

34371

Renesas Electronics America, Inc. 1650 Robert J. Conlan Blvd. NE Palm Bay, FL 32905-3406

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.