| REVISIONS | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--|--|--| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | | | | Α | Add device types 02. Technical changes to 1.3, 1.4, and table I. Change to figures 1, 2, and 3. Add vendor CAGE 01295. Editorial changes throughout. Remove JAN replacement part number M38510/75652BRX and 2X. | 89-06-05 | M. A. Frye | | | | | В | Add vendor CAGE F8859. Add device type 03. Add case outline X. Add table III, delta limits. Update drawing to MIL-PRF-38535 requirements. – jak | 02-12-23 | Thomas M. Hess | | | | | С | Add radiation features for device type 03 in section 1.5. Update the boilerplate to include radiation hardness assured requirements for device type 03. Editorial changes throughout. – jak | 05-02-22 | Thomas M. Hess | | | | | D | Update radiation features in section 1.5. Add table IB and paragraphs 4.4.4.1 - 4.4.4.2. Update boilerplate paragraphs to the current MIL-PRF-38535 requirements. – LTG | 11-12-19 | Thomas M. Hess | | | | | E | Update dimensions of case outline X to figure 1 LTG | 12-08-23 | Thomas M. Hess | | | | | F | Update absolute rating maximum supply voltage range in section 1.3 for Vendor cage code F8859 supplying devices MAA | 17-05-30 | Thomas M. Hess | | | | | Add device with case outline Y for grounded lid for class V device. Update device supplier's information and boilerplate paragraphs as required by the MIL-PRF-38535. – MAA | | 19-02-22 | Thomas M. Hess | | | | | REV | | | | | | | | | | | | | | | | | | | | | |------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----|--------------|-----------------|----------|---|----------------------------------------------------|--------------------------------------|----|-------------------------------------------|------|-------|-------|----|-------|-----|------|------|----|----| | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | G | G | G | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | | | | | | | | | | | | | | | | | | | REV STATUS | | | REV | / | | G | G | G | G | G | G | G | G | G | G | G | G | G | G | | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A PREPARED B Jame | | | BY<br>mes E. | . Nickla | us | | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | | | | | | | | | | | | | | <b>O</b> | STANDARD MICROCIRCUIT CHECKED BY D. A. DiCenzo CHECKED BY https://www.dla.mil/landandmaritime | | | | <u>9</u> | | | | | | | | | | | | | | | | | <b>DRAWING</b> APPROVE | | | | D BY<br>Michael | A. Fry | e | | MICROCIRCUIT, DIGITAL, ADVANCED CMOS | | | | | | | | | | | | | | THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS | | | BLE | DRA | WING . | | OVAL E<br>3-02 | ATE | | INPUTS, THREE-STATE OUTPUTS, MONO SILICON | | | | | OLITH | HIC | | | | | | | AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE | | REV | ISION | LEVEL | | | • | SI | ZE | CA | GE CO | DE | | • | • | • | • | | | | | | | | | | , | _ | | | A | 4 | ( | 67268 | 3 | | 5 | 962- | 8763 | 1 | | | AMSC N/A | | | | ( | <b>5</b> | | | | | SI | HEET | 1 | OF 1 | 17 | | | | | | | DSCC FORM 2233 APR 97 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following examples. For device classes M and Q: For device class V: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|---------------------------------------------------------------------------| | 01 | 54ACT374 | Octal D-type flip-flop with three-state outputs and TTL compatible inputs | | 02 | 54ACT11374 | Octal D-type flip-flop with three-state outputs and TTL compatible inputs | | 03 | 54ACT374 | Octal D-type flip-flop with three-state outputs and TTL compatible inputs | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as listed below. Since the device class designator has been added after the original issuance of this drawing, device classes M and Q designators will not be included in the PIN and will not be marked on the device. | Device class | Device requirements documentation | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q or V | Certification and qualification to MIL-PRF-38535 | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 2 | | 1.2.4 | Case outlines. | The case outlines | s are as | designated in | MIL-STD | -1835 and | l as follows: | |-------|----------------|-------------------|----------|---------------|---------|-----------|---------------| | | | | | | | | | | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | L | GDIP3-T24 or CDIP4-T24 | 24 | Dual-in-line | | R | GDIP1-T20 or CDIP2-T20 | 20 | Dual-in-line | | S | GDFP2-F20 or CDFP3-F20 | 20 | Flat pack | | Χ | See figure 1 | 20 | Flat pack | | Υ | See figure 1 | 20 | Flat pack <u>5</u> / | | 2 | CQCC1-N20 | 20 | Square leadless chip carrier | | 3 | CQCC1-N28 | 28 | Square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ## 1.3 Absolute maximum ratings. 1/ 2/ | Supply voltage range (Vcc): | | |-----------------------------------------------------------------------------------------|------------------------| | For device types 01 and 02 | | | For device type 03 (Vendor cage code F8859) | | | DC input voltage range (V <sub>IN</sub> ) | | | DC output voltage range (V <sub>OUT</sub> ) | | | Clamp diode current | ±20 mA | | DC output current (I <sub>OUT</sub> ) (per pin) | ±50 mA | | DC Vcc or GND current (per pin) | ±100 mA | | Storage temperature range (T <sub>STG</sub> ) | 65°C to +150°C | | Maximum power dissipation (P <sub>D</sub> ) | 500 mW | | Lead temperature (soldering, 10 seconds) | +260°C | | Thermal resistance, junction-to-case (θ <sub>JC</sub> ) | See MIL-STD-1835 | | Junction temperature (T <sub>J</sub> ) | +175°C <u>3</u> / | | 1.4 Recommended operating conditions. 2/4/ | | | Supply voltage range (V <sub>CC</sub> ) | +1 5 V dc to +5 5 V dc | | Input voltage range (V <sub>IN</sub> ) | | | Output voltage range (V <sub>OUT</sub> ) | | | Case operating temperature range (T <sub>C</sub> ) | | | Input rise or fall rate ( $\Delta t/\Delta t$ ): | -00 0 10 1 120 0 | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 to 8 ns/\/ | | Minimum setup time, Dn to CP (t <sub>s</sub> ): | 0 to 0 Ho, v | | Device types 01, 03, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | 4.5 pc | | Device type 02, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | | | Device type 02, 10 = +25 C, vcc = 4.5 V | | | | | | Device type 02, T <sub>C</sub> = -55°C to +125°C, V <sub>CC</sub> = 4.5 V | 3.0 IIS | | Minimum hold time, Dn to CP (th): | | | Device types 01, 03, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | | | Device type 02, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | | | Device types 01, 03, $T_C = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 4.5 V$ | | | Device type 02, $T_C = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | 5.5 ns | | Minimum pulse width, Dn to CP (tw): | | | Device types 01, 03, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | 5.5 ns | | Device type 02, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | 9.0 ns | | Device types 01, 03, $T_C = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | | Device type 02, $T_C = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | | | 2.2 | - 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - 2/ Unless otherwise noted, all voltages are referenced to GND. - Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. - 4/ Unless otherwise specified, the values listed above shall apply over the full Vcc and Tc recommended operating range. - 5/ Package case outline Y flat pack with grounded lid. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 3 | ## 1.4 Recommended operating conditions – Continued. 2/ 4/ Minimum clock frequency (f<sub>MAX</sub>): | Device types 01, 03, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | . 92 MHz | |--------------------------------------------------------------------------------|----------| | Device type 02, T <sub>C</sub> = +25°C, V <sub>CC</sub> = 4.5 V | . 55 MHz | | Device types 01, 03, T <sub>C</sub> = -55°C to +125°C, V <sub>CC</sub> = 4.5 V | . 68 MHz | | Device type 02. Tc = -55°C to +125°C. Vcc = 4.5 V | . 55 MHz | #### 1.5 Radiation features. Device type 03: #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. #### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="https://quicksearch.dla.mil/">https://quicksearch.dla.mil/</a>.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents cited in the solicitation or contract. ## JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JEDEC Standard JESD20 - Standard for Description of 54/74ACXXXXX and 54/74ACTXXXXX Advanced High-Speed CMOS Devices. (Copies of these documents are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10<sup>th</sup> Street, Suite 240-S Arlington, VA 22201). ## ASTM INTERNATIONAL (ASTM) ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices. (Copies of this document is available online at <a href="http://www.astm.org/">http://www.astm.org/</a> or from ASTM International, P. O. Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959). (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 6/ Limits obtained during technology characterization/qualification, guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 4 | - 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 and figure 1 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 4. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 38 (see MIL-PRF-38535, appendix A). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 5 | | | | TABLE IA. Electrical perform | nance char | acteristic | <u>s</u> . | | | | |-------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|-------------------|-------------|----------------------|------| | Test and<br>MIL-STD-883<br>test method <u>1</u> / | Symbol | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V<br>unless otherwise specified | Device<br>type<br>and <u>4/</u><br>device<br>class | Vcc | Group A subgroups | Limi<br>Min | ts <u>5</u> /<br>Max | Unit | | Positive input clamp voltage 3022 | V <sub>IC+</sub> | For input under test, I <sub>IN</sub> = 1.0 mA | 01, 03<br>V | 0.0 V | 1 | 0.4 | 1.5 | V | | Negative input<br>clamp voltage<br>3022 | V <sub>IC</sub> - | For input under test, I <sub>IN</sub> = -1.0 mA | 01, 03<br>V | Open | 1 | -0.4 | -1.5 | V | | High level output | Vон | V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or V <sub>IL</sub> = 0.8 V | All | 4.5 V | 1, 2, 3 | 4.4 | | V | | voltage<br>3006 | <u>6</u> / | Ι <sub>ΟΗ</sub> = -50 μΑ | All | 5.5 V | | 5.4 | | | | | | $V_{IN} = V_{IH} = 2.0 \text{ V or } V_{IL} = 0.8 \text{ V}$<br>$I_{OH} = -24 \text{ mA}$ | A II | 3.7 | | | | | | | | | | 5.5 V | | 4.7 | | | | | | $V_{IN} = V_{IH} = 2.0 \text{ V or } V_{IL} = 0.8 \text{ V}$<br>$I_{OH} = -50 \text{ mA}$ | All<br>All | 5.5 V | | 3.85 | | | | • | Vol | $V_{IN} = V_{IH} = 2.0 \text{ V or } V_{IL} = 0.8 \text{ V}$ | All | 4.5 V | 1, 2, 3 | | 0.1 | V | | | <u>6</u> / | I <sub>OL</sub> = +50 μA | All | 5.5 V | | | 0.1 | - | | | | $V_{IN} = V_{IH} = 2.0 \text{ V or } V_{IL} = 0.8 \text{ V}$ | . = 124 mA | | | 0.5 | .5 | | | | | I <sub>OL</sub> = +24 mA | All | 5.5 V | | | 0.5 | | | | | $V_{IN} = V_{IH} = 2.0 \text{ V or } V_{IL} = 0.8 \text{ V}$<br>$I_{OL} = +50 \text{ mA}$ | All<br>All | 5.5 V | | | 1.65 | | | High level input | VIH | | All | 4.5 V | 1, 2, 3 | 2.0 | | V | | voltage | <u>7</u> / | | All | 5.5 V | | 2.0 | | | | Low level input | VIL | | All | 4.5 V | 1, 2, 3 | | 0.8 | | | voltage | <u>7</u> / | | All | 5.5 V | | | 0.8 | | | Input leakage<br>current low<br>3009 | I <sub>IL</sub> | V <sub>IN</sub> = 0.0 V | All<br>All | 5.5 V | 1, 2, 3 | | -1.0 | μА | | Input leakage<br>current high<br>3010 | Іін | V <sub>IN</sub> = 5.5 V | All<br>All | 5.5 V | 1, 2, 3 | | 1.0 | μА | | Off-state output<br>leakage current<br>(high)<br>3021 | Іоzн | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | All<br>All | 5.5 V | 1, 2, 3 | | 10.0 | μА | | Off-state output<br>leakage current<br>(low)<br>3020 | lozL | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>V <sub>OUT</sub> = V <sub>CC</sub> or GND | All<br>All | 5.5 V | 1, 2, 3 | | -10.0 | μА | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 6 | | | | TABLE IA. Electric | al performance | characteris | tics - Co | ntinued. | | | | |---------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------|-----------|----------------------|-------------|---------------------|------| | Test and MIL-STD-883 test method <u>1</u> / | Symbol | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V<br>unless otherwise specified | | Device<br>type<br>and <u>4</u> /<br>device<br>class | Vcc | Group A<br>subgroups | Limi<br>Min | ts <u>5/</u><br>Max | Unit | | Quiescent | Δlcc | $V_{IN} = V_{CC} - 2.1 \text{ V}$ | Dn, $\overline{\text{OE}}$ | 01, 02 | 5.5 V | 1, 2, 3 | | 1.6 | mA | | supply current<br>delta, TTL | <u>8</u> / | All other inputs = V <sub>CC</sub> or GND | СР | All | | | | 3.0 | | | input levels<br>3005 | | | Dn, $\overline{OE}$ , CP | 03<br>All | 5.5 V | 1, 2, 3 | | 1.6 | mA | | Quiescent supply current, outputs | Іссн | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 01, 02<br>All | 5.5 V | 1, 2, 3 | | 160 | μΑ | | high<br>3005 | | | | 03 | 5.5 V | 1 | | 2.0 | | | | | | | All | 2, 3 | | 160 | | | | | | M, D, | P, L, R, F <u>9</u> / | 03<br>Q, V | | 1 | | 50 | | | Quiescent supply current, outputs | Iccl | $V_{IN} = V_{CC}$ or GND | | 01, 02<br>All | 5.5 V | 1, 2, 3 | | 160 | μА | | low<br>3005 | | | | 03 | 5.5 V | 1 | | 2.0 | | | | | | | All | | 2, 3 | | 160 | | | | | M, D, | P, L, R, F <u>9</u> / | 03<br>Q, V | | 1 | | 50 | | | Quiescent supply current, outputs | Iccz | V <sub>IN</sub> = V <sub>CC</sub> or GND | | 01, 02<br>All | 5.5 V | 1, 2, 3 | | 160 | μА | | tri-state<br>3005 | | | | 03 | 5.5 V | 1 | | 2.0 | | | | | | | All | | 2, 3 | | 160 | | | | | M, D, | P, L, R, F <u>9</u> / | 03<br>Q, V | | 1 | | 50 | | | Input capacitance<br>3012 | Cin | See 4.4.1c<br>T <sub>C</sub> = +25°C | | All<br>All | GND | 4 | | 10.0 | pF | | Power dissipation capacitance | C <sub>PD</sub> 10/ | See 4.4.1c<br>T <sub>C</sub> = +25°C | | 01, 03<br>All | 5.0 V | 4 | | 95 | | | | | | | 02<br>All | 5.0 V | 4 | | 134 | _ | | Functional tests | <u>11</u> / | See 4.4.1b | | All | 4.5 V | 7, 8 | L | Н | | | 3014 | | V <sub>IN</sub> = V <sub>IH</sub> = 2.0 V or<br>Verify output V <sub>OUT</sub> | V <sub>IL</sub> = 0.8 V | All | 5.5 V | 7, 8 | L | Н | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 7 | | Toot and | Cymbal | Test conditions 2/2/ | Davisa | 1/ | Croup A | Limit | to El | Linit | |--------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------|----------------------|-------|---------------------|----------| | Test and<br>MIL-STD-883<br>test method <u>1</u> / | Symbol | Test conditions $2/3/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>+4.5 V $\leq$ V <sub>CC</sub> $\leq$ +5.5 V<br>unless otherwise specified | Device<br>type<br>and <u>4/</u><br>device<br>class | V <sub>CC</sub> | Group A<br>subgroups | Min | ts <u>5/</u><br>Max | Unit | | Propagation delay | t <sub>PHL</sub> , | C <sub>L</sub> = 50 pF minimum | 01, 03 | 4.5 V | 9 | 1.0 | 10.0 | ns | | time, CP to Qn t <sub>PLH</sub> 3003 1 <u>12</u> / | | $R_L = 500\Omega$<br>See figure 5 | All 10, 11 1.0 02 4.5 V 9 1.0 All 10, 11 1.0 01, 03 4.5 V 9 1.0 All 10, 11 1.0 | 1.0 | 12.6 | | | | | | Gee ligure 3 | _ | 4.5 V | 9 | 1.0 | 11.3 | ns | | | | | All | 10, 11 1.0 13 | 13.9 | | | | | | Propagation delay time, output tenable, $\overline{OE}$ to Qn 3003 | t <sub>PZH</sub> , | C <sub>L</sub> = 50 pF minimum | - | 4.5 V | 9 | 1.0 | 10.7 | ns | | | $R_L = 500\Omega$<br>See figure 5 | All | | 10, 11 | 1.0 | 14.5 | | | | | 12 | occ ligure o | 02 | 4.5 V | 9 | 1.0 | 11.0 | ns | | | | | All 10, 11 | 1.0 | 13.2 | | | | | , 1 9 | t <sub>PHZ</sub> , | C <sub>L</sub> = 50 pF minimum | 01, 03 | 4.5 V | 9 | 1.0 | 11.0 | ns | | | t <sub>PLZ</sub> | R∟ = 500Ω<br>See figure 5 | All | | 10, 11 | 1.0 | 14.5 | | | | 12/ | occ ligate o | 02 | 4.5 V | 9 | 1.0 | 12.7 | ns<br>ns | | | | | All | | 10, 11 | 1.0 | 13.6 | | - 1/ For tests not listed in the referenced MIL-STD-883 [e.g. ΔIcc], utilize the general test procedure under the conditions listed herein. - 2/ Each input/output, as applicable, shall be tested at the specified temperature for the specified limits, to the tests in table IA herein. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. $V_{IC}$ (pos) tests, the GND terminal can be open. $T_C$ = +25°C. - b. $V_{IC}$ (neg) tests, the $V_{CC}$ terminal shall be open. $T_C = +25$ °C. - c. All $I_{CC}$ and $\Delta I_{CC}$ tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. - 3/ RHA parts for device type 03 have been characterized through all levels M, D, P, L, R, and F of irradiation. However, this device is only tested at the 'F' level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level for any device, T<sub>A</sub> = +25 °C. - 4/ The word "All" in the device type and device class column, means limits for all device types and device classes. - 5/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. - 6/ V<sub>OH</sub> and V<sub>OL</sub> tests will be tested at V<sub>CC</sub> = 4.5 V. V<sub>OH</sub> and V<sub>OL</sub> are guaranteed, if not tested, for V<sub>CC</sub> = 5.5 V. Limits shown apply to operation at V<sub>CC</sub> = 5.0 V $\pm$ 0.5 V. Transmission driving tests are performed at V<sub>CC</sub> = 5.5 V with a 2 millisecond duration maximum. - 7/ The V<sub>IH</sub> and V<sub>IL</sub> tests are not required if applied as forcing functions for V<sub>OH</sub> and V<sub>OL</sub> tests. - 8/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at $V_{IN} = V_{CC} 2.1 \text{ V}$ (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times $\Delta I_{CC}$ maximum; and the preferred method and limits are guaranteed. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 8 | #### TABLE IA. Electrical performance characteristics - Continued. - 9/ The maximum limit for this parameter at 100K Rad(si) is 2.0 $\mu$ A. - Power dissipation capacitance ( $C_{PD}$ ) determines the no load dynamic power consumption, $P_D = (C_{PD} + C_L) (V_{CC} \times V_{CC}) f + (I_{CC} \times V_{CC}) + (n \times d \times \Delta I_{CC} \times V_{CC})$ and the dynamic current consumption, $I_S = (C_{PD} + C_L)V_{CC} f + I_{CC} + n \times d \times \Delta I_{CC}$ . For both $P_D$ and $I_S$ , n is the number of device inputs at TTL levels, f is the frequency of the input signal, and d is the duty cycle of the input signal. - Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. After incorporating allowable tolerances in accordance with MIL-STD-883, $V_{IL} = 0.4 \text{ V}$ and $V_{IH} = 2.4 \text{ V}$ . For outputs, L < 2.5 V, $H \ge 2.5 \text{ V}$ . - $\underline{12}$ / AC limits at V<sub>CC</sub> = 5.5 V are equal to the limits at V<sub>CC</sub> = 4.5 V and guaranteed by testing at V<sub>CC</sub> = 4.5 V. Minimum ac limits for V<sub>CC</sub> = 5.5 V are 1.0 ns and guaranteed by guard banding the V<sub>CC</sub> = 4.5 V minimum limits to 1.5 ns. For propagation delay tests, all paths must be tested. #### TABLE IB. SEP test limits. 1/ 2/ | Device<br>type | Bias $V_{CC}$ = 5.5 V No SEL at effective LET $\underline{3}$ / | |----------------|-----------------------------------------------------------------| | 03 | LET ≤ 93 MeV/(mg/cm²) | - 1/ For SEP test conditions, see 4.4.4.2 herein. - Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ Tested at worst case temperature, $T_A = +125^{\circ}C \pm 10^{\circ}C$ for latch-up. | STANDARD | | | | | | |---------------------------|--|--|--|--|--| | MICROCIRCUIT DRAWING | | | | | | | DLA LAND AND MARITIME | | | | | | | COLUMBUS, OHIO 43218-3990 | | | | | | | SIZE<br><b>A</b> | | 5962-87631 | |------------------|---------------------|------------| | | REVISION LEVEL<br>G | SHEET 9 | ## Case outline X and Y | | Dimensions | | | | | | | |--------|------------|--------|-------|---------|-------------|-------|--| | Symbol | | Inches | | | Millimeters | | | | | Typical | Min | Max | Typical | Min | Max | | | А | | 0.075 | 0.087 | | 1.91 | 2.21 | | | b | | 0.015 | 0.019 | | 0.38 | 0.48 | | | С | | 0.003 | 0.006 | | 0.076 | 0.152 | | | D | | 0.505 | 0.515 | | 12.83 | 13.08 | | | Е | | 0.275 | 0.285 | | 6.99 | 7.24 | | | E2 | | 0.199 | 0.211 | | 5.05 | 5.36 | | | E3 | 0.037 | | | 0.95 | | | | | е | | 0.045 | 0.055 | | 1.14 | 1.40 | | | L | | 0.250 | 0.370 | | 6.35 | 9.39 | | | Q | | 0.010 | | | 0.25 | | | | S1 | 0.021 | | | 0.55 | | | | # Note: - Deviation from MIL-STD-1835 REF. F-9, CONFIG. B the dimension c is 0.003 inches minimum instead of 0.004 inches minimum and dimension Q is 0.010 inches Minimum instead of 0.026 inches minimum. Package case outline X flat pack without grounded lid and case outline Y flat pack with grounded lid. FIGURE 1. Case outline X. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 10 | | Device types | 01 and 03 | | 02 | |-----------------|------------------|-------------|-----| | Case outlines | R, S, X, Y and 2 | L | 3 | | Terminal number | Term | inal symbol | | | 1 | ŌĒ | Q0 | NC | | 2 | Q0 | Q1 | Vcc | | 3 | D0 | Q2 | D3 | | 4 | D1 | Q3 | D2 | | 5 | Q1 | GND | D1 | | 6 | Q2 | GND | D0 | | 7 | D2 | GND | ŌE | | 8 | D3 | GND | NC | | 9 | Q3 | Q4 | Q0 | | 10 | GND | Q5 | Q1 | | 11 | СР | Q6 | Q2 | | 12 | Q4 | Q7 | Q3 | | 13 | D4 | CP | GND | | 14 | D5 | D7 | GND | | 15 | Q5 | D6 | NC | | 16 | Q6 | D5 | GND | | 17 | D6 | D4 | GND | | 18 | D7 | Vcc | Q4 | | 19 | Q7 | Vcc | Q5 | | 20 | Vcc | D3 | Q6 | | 21 | | D2 | Q7 | | 22 | | D1 | NC | | 23 | | D0 | CP | | 24 | | ŌE | D7 | | 25 | | | D6 | | 26 | | | D5 | | 27 | | | D4 | | 28 | | | Vcc | NC = No internal connection | Terminal descriptions | | | |-----------------------|-----------------------------------|--| | Terminal symbol | Description | | | ŌĒ | Output enable inputs (active low) | | | СР | Clock pulse input | | | Dn (n = 0 to 7) | Data inputs | | | Qn (n = 0 to 7) | Data outputs | | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | G | 11 | | Input | | Output | | |-------|----------|--------|----| | Dn | CP | ŌĒ | Qn | | Н | <b>↑</b> | L | Н | | L | <b>↑</b> | L | L | | Х | Χ | Н | Z | H = High voltage level L = Low voltage level X = Irrelevant $\uparrow$ = Low-to-high transition of the clock. Z = High impedance FIGURE 3. Truth table. FIGURE 4. Logic diagram. FIGURE 5. Switching waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 12 | ## NOTES: 1. Preferred method: When measuring $t_{PHZ}$ and $t_{PZH}$ : $V_{TEST}$ = GND When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST}$ = 2 X $V_{CC}$ When measuring $t_{PLH}$ and $t_{PHL}$ : $V_{TEST}$ = open Alternate method: When measuring t<sub>PLZ</sub> and t<sub>PZL</sub>: V<sub>TEST</sub> = 2 X V<sub>CC</sub> When measuring t<sub>PHZ</sub>, t<sub>PZH</sub>, t<sub>PLH</sub>, and t<sub>PHL</sub>: V<sub>TEST</sub> = open - 2. C<sub>L</sub> = 50 pF minimum or equivalent (includes test jig and probe capacitance). - 3. $R_T = 50\Omega$ or equivalent. $R_L = 500\Omega$ or equivalent. - 4. Input signal from pulse generator: $V_{IN}$ = 0.0 V to 3.0 V; PRR $\leq$ 10 MHz; $t_r \leq$ 3 ns; $t_f \leq$ 3 ns; duty cycle = 50 percent. - 5. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 6. Outputs are measured one at a time with one output per measurement. FIGURE 5. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>G | SHEET 13 | ## 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 3 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard JESD20 and table IA herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | G | 14 | ## TABLE IIA. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883, method<br>5005, table IA) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |---------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9 | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ PDA applies to subgroup 1. - PDA applies to subgroups 1, 7, and deltas. Delta limits, as specified in table IIB, shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters. TABLE IIB. Burn-in and operating life test, delta parameters (+25°C). | Parameter <u>1</u> / | Symbol | Device type | Delta limits | |-------------------------------------------------------------------------------|-----------------|---------------|--------------| | Quiescent supply current | Icch, Iccl, | 01 <u>2</u> / | ±100 nA | | | Iccz | 03 | ±150 nA | | Input current low level | Iı∟ | 03 | ±20 nA | | Input current high level | I <sub>IH</sub> | 03 | ±20 nA | | Output voltage low level (I <sub>OL</sub> = 24 mA, V <sub>CC</sub> = 5.5 V) | VoL | 03 | ±0.04 V | | Output voltage high level (I <sub>OH</sub> = -24 mA, V <sub>CC</sub> = 5.5 V) | V <sub>OH</sub> | 03 | ±0.20 V | - These parameters shall be recorded before and after the required burn-in and life tests to determine delta limits. - The limit may not be production tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | G | 15 | - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at T<sub>A</sub> = +25°C, after exposure, to the subgroups specified in table IIA herein. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein. Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: Device type 03: - (1) Inputs tested high, $V_{CC}$ = 5.5 V dc $\pm$ 5%, $V_{IN}$ = 5.0 V dc $\pm$ 10%, $R_{IN}$ = 1 k $\Omega$ $\pm$ 20%, and all outputs are open. - (2) Inputs tested low, $V_{CC}$ = 5.5 V dc ±5%, $V_{IN}$ = 0.0 V dc, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 4.4.4.1.1 <u>Accelerated annealing testing</u>. Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5 krad (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at $25^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 or JESD57 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and $60^{\circ}$ to the normal, inclusive (i.e. $0^{\circ} \le$ angle $\le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 microns in silicon. - e. The upset test temperature shall be +25°C and the latchup test temperature is maximum rated operating temperature $\pm 10$ °C. - f. Bias conditions shall be defined by the manufacturer for latchup measurements. - g. For SEP test limits, see table IB herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | G | 16 | - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-8108. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing. - 6.6.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime-VA. - 6.7 <u>Additional information</u>. When specified in the purchase order or contract, a copy of the following additional data shall be supplied. - a. RHA test conditions of SEP. - b. Number of upsets (SEU). - c. Number of transients (SET). - d. Occurrence of latch-up (SEL). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87631 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | G | 17 | ## STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 19-02-22 Approved sources of supply for SMD 5962-87631 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="https://landandmaritimeapps.dla.mii/Programs/Smcr/">https://landandmaritimeapps.dla.mii/Programs/Smcr/</a>. | Standard | Vendor | Vendor | |----------------------|------------|----------------| | | | | | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>2</u> / | | 5962-8763101RA | 0C7V7 | 54ACT374DMQB | | | 01295 | SNJ54ACT374J | | 5962-8763101SA | 0C7V7 | 54ACT374FMQB | | | 01295 | SNJ54ACT374W | | 5962-87631012A | 0C7V7 | 54ACT374LMQB | | | 01295 | SNJ54ACT374FK | | 5962-8763101VRA | 01295 | SNV54ACT374J | | 5962-8763101VSA | 01295 | SNV54ACT374W | | 5962-8763102LA | 3V146 | 54ACT11374/BLA | | 5962-87631023A | 3V146 | 54ACT11374/B3A | | 5962-8763103XA | <u>3</u> / | 54ACT374K02Q | | 5962-8763103XC | <u>3</u> / | 54ACT374K01Q | | 5962-8763103VXA | <u>3</u> / | 54ACT374K02V | | 5962-8763103VXC | <u>3</u> / | 54ACT374K01V | | 5962F8763103RA | F8859 | RHFACT374D04Q | | 5962F8763103RC | F8859 | RHFACT374D03Q | | 5962F8763103XA | F8859 | RHFACT374K02Q | | 5962F8763103XC | F8859 | RHFACT374K01Q | | 5962F8763103VRA | F8859 | RHFACT374D04V | | 5962F8763103VRC | F8859 | RHFACT374D03V | | 5962F8763103VXA | F8859 | RHFACT374K02V | | 5962F8763103VYA | F8859 | RHFACT374K04V | | 5962F8763103VXC | F8859 | RHFACT374K01V | | 5962F8763103VYC | F8859 | RHFACT374K03V | - The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. # STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued. DATE: 19-02-22 | Vendor CAGE<br>number | Vendor name<br>and address | |-----------------------|------------------------------------------------------------------------------------------------------------------| | 0C7V7 | Teledyne e2v, Inc.<br>765 Sycamore Drive<br>Milpitas, CA 95035 | | 01295 | Texas Instruments Incorporated<br>Semiconductor Group<br>8505 Forest Lane<br>P.O. Box 660199<br>Dallas, TX 75243 | | F8859 | ST Microelectronics<br>3 rue de Suisse<br>CS 60816<br>35208 RENNES cedex2-FRANCE | | 3V146 | Rochester Electronics<br>16 Malcolm Hoyt Drive<br>Newburyport, MA 01950 | The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.